Clocking - 2.2 English

PG238 MIPI DSI Transmitter Subsystem Product Guide

Document ID
PG238
Release Date
2022-04-26
Version
2.2 English

The subsystem clocks are described in Table: Subsystem Clocks . Clock frequencies should be selected to match the data rate selected on PPI interface. As PPI interface does not allow any throttling, the input video stream should have enough bandwidth to provide the pixel data.

Table 3-5: Subsystem Clocks

Clock Mame

Description

s_axis_aclk (1) (2)

Clock used by the subsystem to receive pixel stream on AXI4-Stream Interface.

dphy_clk_200M

See the MIPI D-PHY LogiCORE IP Product Guide (PG202) [Ref 4] for information on this clock. The same 200 MHz clock is used by register interface (s_axi) of the subsystem to access registers of its sub-cores.

Notes:

1. s_axis_aclk: The frequency of this clock should be greater than or equal to the minimum required frequency based on the resolution. For example for 1080p@60 Hz, 8 bits per pixel, the minimum required pixel frequency is 148.5 MHz. Therefore the s_axis_aclk should be minimum of 148.5 MHz or higher.

2. Maximum video clock is 250 MHz for UltraScale+ devices and 175 MHz for 7 series devices. If required, a higher throughput can be achieved by increasing the Pixels per clock option from Single to Dual or Quad.