SGDMA Descriptor Credit Mode Enable (0x20) - 1.0 English

Versal ACAP DMA and Bridge Subsystem for PCI Express Product Guide (PG344)

Document ID
PG344
Release Date
2022-05-20
Version
1.0 English
Table 1. SGDMA Descriptor Credit Mode Enable (0x20)
Bit Index Default Access Type Description
3:0 0x0 RW

h2c_dsc_credit_enable [3:0]

One bit per H2C channel. Set to 1 to enable descriptor crediting. For each channel, the descriptor fetch engine will limit the descriptors fetched to the number of descriptor credits it is given through writes to the channel's Descriptor Credit Register.

15:4     Reserved
19:16 0x0 RW

c2h_dsc_credit_enable [3:0]

One bit per C2H channel. Set to 1 to enable descriptor crediting. For each channel, the descriptor fetch engine will limit the descriptors fetched to the number of descriptor credits it is given through writes to the channel's Descriptor Credit Register.