User Interface - 1.1 English

Versal ACAP Integrated 600G Interlaken with FEC Subsystem Product Guide (PG371)

Document ID
PG371
Release Date
2022-07-21
Version
1.1 English

The below table shows the GT serdes and clock interface pins. The below set of pins are exposed for each GT quad used by the configuration. N is the gt quad number starting from 0.

Table 1. User I/O Ports
Name Size I/O Description
gt_ref_clk_n_<N> 1 I Differential input clock to the GT.
gt_ref_clk_p_<N> 1 I Differential input clock to the GT.
GT_Serial_<N>_grx_n 4 I Differential Serial input to the GT
GT_Serial_<N>_grx_p 4 I Differential Serial input to the GT
GT_Serial_<N>_gtx_n 4 O Differential serial output from the GT
GT_Serial_<N>_gtx_p 4 O Differential serial output from the GT