TX Fabric Clock Output Control

Versal ACAP GTM Transceivers Architecture Manual (AM017)

Document ID
AM017
Release Date
2022-04-27
Revision
1.0 English

The TX Clock Divider Control block has two main components: serial clock divider control and parallel clock divider and selector control. The clock divider and selector details are illustrated in the following figure.

Figure 1. TX Serial and Parallel Clock Divider
Note:
  1. CH*_TXOUTCLK is used as the source of the interconnect logic clock via BUFG_GT.
  2. For details about placement constraints and restrictions on clocking resources (such as BUFG_GT and BUFG_GT_SYNC), refer to the Versal ACAP Clocking Resources Architecture Manual (AM003).
  3. The clock output from IBUFDS_GTE5 should only be used after GTPOWERGOOD asserts High.