OBUFDS_GTE5 - 2021.1 English

Versal Architecture Prime Series Libraries Guide (UG1344)

Document ID
UG1344
Release Date
2021-06-16
Version
2021.1 English

Primitive: Gigabit Transceiver Buffer

  • PRIMITIVE_GROUP: ADVANCED
  • PRIMITIVE_SUBGROUP: GT
Page-1 Sheet.16 Sheet.17 Sheet.18 Sheet.19 Sheet.20 I I Sheet.21 O O Sheet.22 Sheet.23 Sheet.24 Sheet.25 IB IB Sheet.26 Sheet.27 Sheet.28 Sheet.29 CEB CEB Sheet.30 ODIV2 ODIV2 Sheet.31 IBUFDS_GTE5 IBUFDS_GTE5 Sheet.32 X22742-042219 X22742-042219

Introduction

OBUFDS_GTE5 is the gigabit transceiver output pad buffer component in Versal devices. The REFCLK signal should be routed to the dedicated reference clock output pins on the serial transceiver, and the user design should instantiate the OBUFDS_GTE5 primitive in the user design. See the Versal ACAP Transceivers Architecture Manual for more information on PCB layout requirements, including reference clock requirements.

Port Descriptions

Port Direction Width Function
CEB Input 1 Reference the Versal ACAP Transceivers Architecture Manual for more information
I Input 1 Reference the Versal ACAP Transceivers Architecture Manual for more information
O Output 1 Reference the Versal ACAP Transceivers Architecture Manual for more information
OB Output 1 Reference the Versal ACAP Transceivers Architecture Manual for more information

Design Entry Method

Instantiation Yes
Inference No
IP and IP Integrator Catalog Recommended

Available Attributes

Attribute Type Allowed Values Default Description
REFCLK_EN_DRV BINARY 1'b0 to 1'b1 1'b0
REFCLK_EN_TX_PATH BINARY 1'b0 to 1'b1 1'b0 Reference the Versal ACAP Transceivers Architecture Manual for more information

VHDL Instantiation Template

Unless they already exist, copy the following two statements and paste them before the entity declaration.
Library UNISIM;
use UNISIM.vcomponents.all;

-- OBUFDS_GTE5: Gigabit Transceiver Buffer
--              Versal Prime series
-- Xilinx HDL Language Template, version 2021.1

OBUFDS_GTE5_inst : OBUFDS_GTE5
generic map (
   REFCLK_EN_DRV => '0',
   REFCLK_EN_TX_PATH => '0'  -- Reference the Versal ACAP Transceivers Architecture Manual for more
                             -- information
)
port map (
   O => O,     -- 1-bit output: Reference the Versal ACAP Transceivers Architecture Manual for more
               -- information

   OB => OB,   -- 1-bit output: Reference the Versal ACAP Transceivers Architecture Manual for more
               -- information

   CEB => CEB, -- 1-bit input: Reference the Versal ACAP Transceivers Architecture Manual for more
               -- information

   I => I      -- 1-bit input: Reference the Versal ACAP Transceivers Architecture Manual for more
               -- information

);

-- End of OBUFDS_GTE5_inst instantiation

Verilog Instantiation Template


// OBUFDS_GTE5: Gigabit Transceiver Buffer
//              Versal Prime series
// Xilinx HDL Language Template, version 2021.1

OBUFDS_GTE5 #(
   .REFCLK_EN_DRV(1'b0),
   .REFCLK_EN_TX_PATH(1'b0)  // Reference the Versal ACAP Transceivers Architecture Manual for more
                             // information
)
OBUFDS_GTE5_inst (
   .O(O),     // 1-bit output: Reference the Versal ACAP Transceivers Architecture Manual for more
              // information

   .OB(OB),   // 1-bit output: Reference the Versal ACAP Transceivers Architecture Manual for more
              // information

   .CEB(CEB), // 1-bit input: Reference the Versal ACAP Transceivers Architecture Manual for more information
   .I(I)      // 1-bit input: Reference the Versal ACAP Transceivers Architecture Manual for more information
);

// End of OBUFDS_GTE5_inst instantiation

Related Information

  • Versal ACAP GTY and GTYP Transceivers Architecture Manual (AM002)