Device Pin-to-Pin Output Parameter Guidelines

Artix UltraScale+ FPGA Data Sheet: DC and AC Switching Characteristics (DS931)

Document ID
DS931
Release Date
2023-12-26
Revision
1.6 English

The pin-to-pin numbers in the following tables are based on the clock root placement in the center of the device. The actual pin-to-pin values will vary if the root placement selected is different. Consult the Vivado Design Suite timing report for the actual pin-to-pin values.

Table 1. Global Clock Input to Output Delay Without MMCM (Near Clock Region)
Symbol Description 1 Device Speed Grade and VCCINT Operating Voltages Units
0.85V 0.72V
-2 -1 -1
SSTL15 Global Clock Input to Output Delay using Output Flip-Flop, Fast Slew Rate, without MMCM
TICKOF Global clock input and output flip-flop without MMCM (near clock region) XCAU7P 4.82 5.22 6.61 ns
XCAU10P 4.92 5.31 6.61 ns
XCAU15P 4.92 5.31 6.61 ns
XCAU20P 5.09 5.48 6.84 ns
XCAU25P 5.09 5.48 6.84 ns
XAAU10P N/A 5.31 N/A ns
XAAU15P N/A 5.31 N/A ns
  1. This table lists representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible I/O and CLB flip-flops are clocked by the global clock net.
Table 2. Global Clock Input to Output Delay Without MMCM (Far Clock Region)
Symbol Description 1 Device Speed Grade and VCCINT Operating Voltages Units
0.85V 0.72V
-2 -1 -1
SSTL15 Global Clock Input to Output Delay using Output Flip-Flop, Fast Slew Rate, without MMCM
TICKOF_FAR Global clock input and output flip-flop without MMCM (far clock region) XCAU7P 5.03 5.44 6.92 ns
XCAU10P 5.13 5.53 6.91 ns
XCAU15P 5.13 5.53 6.91 ns
XCAU20P 5.30 5.70 7.14 ns
XCAU25P 5.30 5.70 7.14 ns
XAAU10P N/A 5.53 N/A ns
XAAU15P N/A 5.53 N/A ns
  1. This table lists representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible I/O and CLB flip-flops are clocked by the global clock net.
Table 3. Global Clock Input to Output Delay With MMCM
Symbol Description 1, 2 Device Speed Grade and VCCINT Operating Voltages Units
0.85V 0.72V
-2 -1 -1
SSTL15 Global Clock Input to Output Delay using Output Flip-Flop, Fast Slew Rate, with MMCM
TICKOFMMCMCC Global clock input and output flip-flop with MMCM XCAU7P 2.66 2.91 3.66 ns
XCAU10P 2.09 2.30 2.88 ns
XCAU15P 2.09 2.30 2.88 ns
XCAU20P 1.98 2.17 2.74 ns
XCAU25P 1.98 2.17 2.74 ns
XAAU10P N/A 2.30 N/A ns
XAAU15P N/A 2.30 N/A ns
  1. This table lists representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible I/O and CLB flip-flops are clocked by the global clock net.
  2. MMCM output jitter is already included in the timing calculation.
Table 4. Source Synchronous Output Characteristics (Component Mode)
Description Speed Grade and VCCINT Operating Voltages Units
0.85V 0.72V
-2 -1 -1
TOUTPUT_LOGIC_DELAY_VARIATION 1 80 ps
  1. Delay mismatch across a transmit bus when using component mode output logic (ODDRE1, OSERDESE3) within a bank.