Clocking - 3.2 English

40G/50G High Speed Ethernet Subsystem Product Guide (PG211)

Document ID
PG211
Release Date
2021-10-27
Version
3.2 English

This section describes the clocking for all the 40G/50G configurations at the component support wrapper layer. There are three fundamentally different clocking architectures depending on the functionality and options:

Also described is Auto-Negotiation and Link Training Clocking.

Note: When Data Path Interface is selected as the 256-bit Regular AXI4-Stream in the Vivado® IDE, the example design TX/RX AXI4-Stream should use tx_out_clk; otherwise this can lead to packet mismatch.