Advanced Tab - 5.0 English

AXI Chip2Chip LogiCORE IP Product Guide (PG067)

Document ID
PG067
Release Date
2022-05-11
Version
5.0 English
Figure 4-2: Vivado IDE for Advanced AXI Chip2Chip Core Parameters

X-Ref Target - Figure 4-2

c2c_2.png

This Figure shows the Vivado IDE for advanced AXI Chip2Chip core parameters. This tab includes the following options for the SelectIO FPGA interface:

Enable Differential Clock : When set to 1, implements differential I/O buffer on the two clocks I/Os used for device interfacing. This setting must be maintained the same in both Master and Slave AXI Chip2Chip cores.

Enable Differential IO Data : When set to 1, implements differential I/O buffer on the data I/Os used for device interfacing. This setting must be maintained the same in both Master and Slave AXI Chip2Chip cores.

Enable Narrow Burst Property : Setting simply sets the Narrow Bus attribute on the AXI4 bus interface. This does not affect the IP operation.