Product Specification - 2.0 English

Versal Adaptive SoC GT Controller for DisplayPort and SDI LogiCORE IP Product Guide (PG398)

Document ID
PG398
Release Date
2023-05-20
Version
2.0 English

The Versalâ„¢ Adaptive SoC GT Controller for DisplayPort and SDI bridge IP is the supported method of configuring and using transceivers with AMD UHD-SDI and DisplayPort Subsystem IPs. The Versal Adaptive SoC GT Controller for DisplayPort and SDI core simplifies serial transceiver (GT) use by providing a standardized interface of serial transceiver functions. The functional block diagram of the core is shown in the following figure.

Figure 1. Functional Block Diagram



The Versal Adaptive SoC GT Controller for DisplayPort and SDI bridge IP (v_vid_gt_bridge_ip_v2_0) is available in the IP integrator canvas. A custom design entry is created through a Bridge IP only. It instantiates, configures, and connects single or multiple GT quad base IPs (gt_quad_base_v1_0). You can add the Versal Adaptive SoC GT Controller for DisplayPort and SDI bridge IP (v_vid_gt_bridge_ip_v2_0) in the IPI and configure its parameters (gt_quad_base_v1_0). IP parameters are programmable through (v_vid_gt_bridge_ip_v2_0) the GUI including number of lanes and click Block Automation. It instantiates multiple gt_quad_base_v1_0 based on the number of lanes configured in gt_bridge_ip_v1_0 and makes all the required connections. For more information, see IP Integrator (IPI) Design Entry for Custom IP. The supported features in the Bridge IP are:

  • Simplex and duplex configurations.
  • Multiple line rate configurations can be captured as part of IP customization.
  • Up to 16 line rates can be configured per channel per direction.
  • Configurable lane support for one, two, and four lanes for DisplayPort Subsystem IPs.
  • Maximum line rate configuration up to 8.1 Gb/s for DisplayPort Subsystem IPs.
  • RCPLL and LCPLL selection for UHD-SDI Subsystem IPs.