Ch3_Wr_Sec (CPM4_DMA_ATTR) Register Description
Register Name | Ch3_Wr_Sec |
Relative Address | 0x0000000928 |
Absolute Address |
0x00FCA70928 (CPM4_DMA_ATTR)
|
Width | 32 |
Type | rwNormal read/write |
Reset Value | 0x00000000 |
Description | ARPROT value used for DMA AXIMM writes from channel3 |
This register should only be written to during reset of the PCIe block Alternate register name: attr_dma_ch3_wr_sec
Ch3_Wr_Sec (CPM4_DMA_ATTR) Register Bit-Field Summary
Field Name | Bits | Type | Reset Value | Description |
attr | 0 | rwNormal read/write | 0x0 | ARPROT value used for DMA AXIMM writes from channel3 |