GICH_MISR (APU_GIC_A72_VIFCTL) Register

Versal Adaptive SoC Register Reference (AM012)

Document ID
AM012
Release Date
2023-08-29
Revision
1.3

GICH_MISR (APU_GIC_A72_VIFCTL) Register Description

Register NameGICH_MISR
Relative Address0x0000000010
Absolute Address 0x00F9050010 (APU_GIC_VIFCTL)
Width32
TyperoRead-only
Reset Value0x00000000
DescriptionGICH_MISR

GICH_MISR (APU_GIC_A72_VIFCTL) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
VGrp1D 7roRead-only0
VGrp1E 6roRead-only0
VGrp0D 5roRead-only0
VGrp0E 4roRead-only0
NP 3roRead-only0
LRENP 2roRead-only0
U 1roRead-only0
EOI 0roRead-only0