PCIeBar2AXIBar_4_Wr_Cache_PF0_VF (CPM4_DMA_ATTR) Register

Versal Adaptive SoC Register Reference (AM012)

Document ID
AM012
Release Date
2023-08-29
Revision
1.3

PCIeBar2AXIBar_4_Wr_Cache_PF0_VF (CPM4_DMA_ATTR) Register Description

Register NamePCIeBar2AXIBar_4_Wr_Cache_PF0_VF
Relative Address0x0000000588
Absolute Address 0x00FCA70588 (CPM4_DMA_ATTR)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionARCACHE value for PF0 VF BAR4 writes

This register should only be written to during reset of the PCIe block Alternate register name: attr_dma_pciebar2axibar_4_wr_cache_pf0_vf

PCIeBar2AXIBar_4_Wr_Cache_PF0_VF (CPM4_DMA_ATTR) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
attr 3:0rwNormal read/write0x0ARCACHE value for PF0 VF BAR4 writes