The ASCII package files for each Versal™ device includes a comma-separated-values (CSV) version and a text version optimized for a browser or text editor in fixed-width fonts. The information in each of the files includes:
- Header with device/package name (family-device-package), date and time of creation, package specification designator, and revision history
- Seven columns containing data for each pin:
- Pin—Pin location on the package
- Pin Name—The name of the assigned pin
- Bank—Bank number
- I/O Type—HDIO, XPIO, GTY, GTM, PMCMIO, PMCDIO, or LPDMIO depends on the I/O type.
- Super logic region (SLR) number for SSI devices (not applicable for monolithic devices).
- XPIOPerf—Performance (HIGH, MEDIUM, or LOW) that the LPDDR4 interfaces are specified. See the device data sheet for performance definitions.
- DDRMC Only—For XPIO pins, YES specifies that the pin is supported for use in DDR applications only and does not include full access to XPIO logic resources. YES_PLUS_GC specifies the pin is supported for use in DDR applications and additionally has full access to clock management resources. NO specifies the pin has full access to XPIO logic resources.
- Total number of pins in the package
Important: Schematic symbols can vary
depending on the schematic entry tool and are therefore not provided for Versal devices. Designers are expected to use the package
files detailed here to create their own schematic symbols in the desired format.