Asynchronous 1000BaseX/SGMII over LVDS Example Design (Versal Devices) - 16.2 English

1G/2.5G Ethernet PCS/PMA or SGMII LogiCORE IP Product Guide (PG047)

Document ID
PG047
Release Date
2023-11-01
Version
16.2 English

The following figure shows The Example design provided for Asynchronous 1000BaseX/SGMII over Versal device LVDS Implementation. Logic to generate Input clocks (125 MHz Core Clock, PLL input clock and CTRL clock) for the core and the RIU reset state machine are provided in the example design.

Figure 1. Example design for Asynchronous SGMI/1000BaseX over LVDS (Versal) X25377-Page-1 Sheet.1 Sheet.2 Sheet.3 Sheet.4 Advanced IO Wizard Advanced IO Wizard Advanced IO Wizard Sheet.5 LVDS Transceiver Logic LVDS Transceiver Logic LVDS Transceiver Logic Sheet.6 Ethernet IP Logic Ethernet IP Logic Ethernet IP Logic Sheet.7 Sheet.8 LVDS Transceiver Logic LVDS Transceiver Logic LVDS Transceiver Logic Sheet.9 Ethernet IP Logic Ethernet IP Logic Ethernet IP Logic Sheet.10 Sheet.11 LVDS Transceiver Logic LVDS Transceiver Logic LVDS Transceiver Logic Sheet.12 Ethernet IP Logic Ethernet IP Logic Ethernet IP Logic Sheet.13 Sheet.14 Clocking Clocking Clocking Sheet.15 Resets Resets Resets Sheet.16 Clocking and Resets Clocking and Resets Clocking and Resets Sheet.17 Single/Multi Lane Core Single/Multi Lane Core Single/Multi Lane Core Sheet.18 Support Level Support Level Support Level Dynamic connector.71 Dynamic connector.72 Dynamic connector.75 Dynamic connector.76 Dynamic connector.77 Dynamic connector.78 Dynamic connector.79 Dynamic connector.80 Sheet.28 Lane 1 Lane 1 Lane 1 Sheet.29 Lane 2 (Optional) Lane 2(Optional) Lane 2(Optional) Sheet.30 Lane 3 (Optional) Lane 3(Optional) Lane 3(Optional) Dynamic connector.69 Dynamic connector.70 Dynamic connector.73 Dynamic connector.74 Sheet.35 X25377-052821 X25377-052821