Cores Supporting 3,072.0 Mb/s - 8.11 English

CPRI LogiCORE IP Product Guide (PG056)

Document ID
PG056
Release Date
2022-11-16
Version
8.11 English

UltraScale architecture, Zynq-7000 SoC, Virtex-7, and Kintex-7 devices : The additional delay is five datapath clock cycles, or 100 UI.

Artix-7 devices : The additional delay is five datapath clock cycles plus two RECCLK cycles, or 240 UI.