Artix UltraScale+ Devices Available GT Quads - 1.3 English

UltraScale+ Devices Integrated Block for PCI Express Product Guide (PG213)

Document ID
PG213
Release Date
2023-10-19
Version
1.3 English

The following table shows the PCIe® lane 0 GT Quad options available for the different AMD Artix™ AMD UltraScale+™ devices. The GT Quad location is shown using the GT Quad bank number rather than GT XY coordinates. The UltraScale and UltraScale+ FPGAs Packaging and Pinouts Product Specification (UG575) provides a diagram describing the PCIe block locations relative to enabled GT Quads and includes both GT bank numbering and XY coordinates if needed. The table lists the number of GT Quads available for selection per device, package and the PCIe block available. During IP customization, in the Basic Tab, select Advanced mode, select Enable GT Quad Selection, and make your GT quad selection.

Note: The selections in bold are the default selections for each device and are typically optimized for boards which have an x16 PCIe connector. If no default is indicated, select the GT Quad nearest to the PCIe integrated block.
Table 1. Artix UltraScale+ Devices Available GT Quads
Device Package PCIE Blocks Quads with Max Link Width X16 Support Quads with Max Link Width X8 Support Quads with Max Link Width X4 Support
XCAU20P SFVB784 PCIE4_X0Y0 N/A GTY_Quad_225 GTY_Quad_224
FFVB676 PCIE4_X0Y0 N/A GTY_Quad_225 GTY_Quad_224
XCAU25P FFVB676 PCIE4_X0Y0 N/A GTY_Quad_225 GTY_Quad_224
SFVB784 PCIE4_X0Y0 N/A GTY_Quad_225 GTY_Quad_224
XCAU10P FFVB676 PCIE4C_X0Y0 N/A GTH_Quad_225 GTH_Quad_224
UBVA368 PCIE4C_X0Y0 N/A GTH_Quad_225 GTH_Quad_224
SBVB484 PCIE4C_X0Y0 N/A GTH_Quad_225 GTH_Quad_224
XCAU15P FFVB676 PCIE4C_X0Y0 N/A GTH_Quad_225 GTH_Quad_224
UBVA368 PCIE4C_X0Y0 N/A GTH_Quad_225 GTH_Quad_224
SBVB484 PCIE4C_X0Y0 N/A GTH_Quad_225 GTH_Quad_224