IP Facts - 2.3 English

MIPI DSI Transmitter Subsystem LogiCORE IP Product Guide (PG238)

Document ID
PG238
Release Date
2023-10-18
Version
2.3 English
AMD LogiCORE™ IP Facts Table
Subsystem Specifics
Supported Device Family 1 AMD Versal™ Adaptive SoC, AMD UltraScale+™ , AMD Zynq™ UltraScale+™ MPSoC, AMD Zynq™ 7000 SoC, 7 series FPGAs
Supported User Interfaces AXI4-Lite, AXI4-Stream
Resources Performance and Resource Utilization
Provided with Subsystem
Design Files Encrypted RTL
Example Design Not Provided 4
Test Bench Not Provided
Constraints File Xilinx Design Constraints (XDC)
Simulation Model Not Provided
Supported S/W Driver 2 Standalone and Linux
Tested Design Flows 3
Design Entry AMD Vivado™ Design Suite
Simulation For supported simulators, see the Vivado Design Suite User Guide: Release Notes, Installation, and Licensing (UG973).
Synthesis Vivado Synthesis
Support
Release Notes and Known Issues Master Answer Record: 66769
All Vivado IP Change Logs Master Vivado IP Change Logs: 72775
Support web page
  1. For a complete list of supported devices, see the AMD Vivado™ IP catalog.
  2. Standalone driver details can be found in <install_directory>/Vitis/<release>/data/embeddedsw/doc/xilinx_drivers_api_toc.htm.
  3. For the supported versions of third-party tools, see the Vivado Design Suite User Guide: Release Notes, Installation, and Licensing (UG973).
  4. MIPI CSI-2 Receiver Subsystem Product Guide (PG232) uses this IP in example design.