Interrupt Enable Register - 2.3 English

MIPI DSI Transmitter Subsystem Product Guide (PG238)

Document ID
PG238
Release Date
2022-10-19
Version
2.3 English

This register allows you to selectively enable each error/status bits in Interrupt Status register to generate a interrupt at output port. An IER bit set to ‘0’ does not inhibit an interrupt condition for being captured, but reported in the status register.

Table 2-8:      Interrupt Enable Register (0x28)

Bits

Name

Reset Value

Access

Description

31

Reserved

NA

NA

Reserved

2

Command Queue FIFO Full

0x0

R/W

Generate interrupt on command queue FIFO full condition.

1

Unsupported/Reserved Data type

0x0

R/W

Generate interrupt on “Unsupported/Reserved” data type detection.

0

Pixel data underrun

0x0

R/W

Generate interrupt on “Pixel data underrun” condition