TX Control (TXC) Register (0x0070) - 1.0 English

HDMI PHY Controller LogiCORE IP Product Guide (PG333)

Document ID
PG333
Release Date
2023-12-01
Version
1.0 English
Table 1. TX Control (TXC) Register
Bit Default Value Access Type Description
Channel 1
0 0 RW TX8B10BEN 1
1 0 RW TXPOLARITY (0: Not-inverted 1: Inverted)
4:2 0 RW TXPRBSSEL[2:0]
  • 000 - Standard operation
  • 001 - PRBS-7
  • 010 - PRBS-9
  • 010 - PRBS-15
  • 011 - PRBS-23
  • 100 - PRBS-31
5 0 RW TXPRBSFORCEERR
6 0 RW TXPRBSSEL
7 0 RW Reserved
Channel 2
8 0 RW TX8B10BEN 1
9 0 RW TXPOLARITY (0: Not-inverted 1: Inverted)
12:10 0 RW TXPRBSSEL[2:0]. Refer to Channel 1 for PRBS modes.
13 0 RW TXPRBSFORCEERR
14 0 RW TXPRBSSEL
15 0 RW Reserved
Channel 3
16 0 RW TX8B10BEN 1
17 0 RW TXPOLARITY (0: Not-inverted 1: Inverted)
20:18 0 RW TXPRBSSEL[2:0]. Refer to Channel 1 for PRBS modes.
21 0   TXPRBSFORCEERR
22 0 RW TXPRBSSEL
23 0 RW Reserved
Channel 4
24 0 RW TX8B10BEN 1
25 0 RW TXPOLARITY (0: Not-inverted 1: Inverted)
28:26 0 RW TXPRBSSEL[2:0]. Refer to Channel 1 for PRBS modes.
29 0 RW TXPRBSFORCEERR
30 0 RW TXPRBSSEL
31 0 RW Reserved
  1. For the HDMI protocol, this register field is unused.