Core Specifics |
Supported Device Family
1
|
AMD Versal™
adaptive SoC |
Supported User Interfaces |
Native and AXI4
|
Resources |
N/A
|
Provided with
Core
|
Design Files |
RTL |
Example Design |
Verilog |
Test Bench |
Verilog |
Constraints File |
XDC |
Simulation Model |
Not Provided |
Supported S/W Driver |
N/A |
Tested Design
Flows
2
|
Design Entry |
AMD Vivado™ Design Suite
|
Simulation
3
|
For supported simulators, see the
Vivado Design Suite User Guide: Release
Notes, Installation, and Licensing (UG973). |
Synthesis |
Vivado Synthesis |
Support |
All Vivado IP
Change Logs |
Master Vivado IP Change Logs:
72775
|
Support web
page
|
- For a complete list of supported devices, see the Vivado IP catalog.
- For the supported versions of third-party
tools, see the
Vivado Design Suite User Guide: Release
Notes, Installation, and Licensing (UG973).
- Behavioral simulations are supported with
Mixed Simulator Language. Netlist (post-synthesis and post-implementation)
simulations are supported with Verilog Simulator Language and are not supported by
Vivado Simulator.
|