Example Design Hierarchy - 1.3 English

Versal Adaptive SoC Integrated 600G Interlaken with FEC Subsystem Product Guide (PG371)

Document ID
PG371
Release Date
2024-01-09
Version
1.3 English

The following shows the example design hierarchy of ILKNF. The IP is connected to multiple GT Quad base IPs depending upon the number of lanes chosen during the IP configuration. Each lane is connected to one channel of the GT quad. For more information on the GT Quad base IP, see the Versal Adaptive SoC Transceivers Wizard LogiCORE IP Product Guide (PG331).

Apart from the block design that connects ILKNF to GTs, the design consists of two more AXI4-Lite slaves namely the packet generator-monitor and the statistics and control register module.

Figure 1. Example Design Hierarchy