ACBDLR2 (DDR_PHY) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

ACBDLR2 (DDR_PHY) Register Description

Register NameACBDLR2
Offset Address0x0000000548
Absolute Address 0x00FD080548 (DDR_PHY)
Width32
TypemixedMixed types. See bit-field details.
Reset Value0x00000000
DescriptionAC Bit Delay Line Register 2

ACBDLR2 (DDR_PHY) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Reserved31:30roRead-only0x0Reserved. Return zeroes on reads.
BG1BD29:24rwNormal read/write0x0Delay select for the BDL on BG[1].
Reserved23:22roRead-only0x0Reserved. Return zeroes on reads.
BG0BD21:16rwNormal read/write0x0Delay select for the BDL on BG[0].
Reserved15:14roRead-only0x0Reserved Return zeroes on reads.
BA1BD13:8rwNormal read/write0x0Delay select for the BDL on BA[1].
Reserved 7:6roRead-only0x0Reserved. Return zeroes on reads.
BA0BD 5:0rwNormal read/write0x0Delay select for the BDL on BA[0].