ASICCTL (A53_CTI_1) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

ASICCTL (A53_CTI_1) Register Description

Register NameASICCTL
Offset Address0x0000000144
Absolute Address 0x00FED20144 (CORESIGHT_A53_CTI_1)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionImplementation-defined ASIC control, value written to the register is output on asicctl[7:0].

ASICCTL (A53_CTI_1) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
ASICCTL 7:0rwNormal read/write0x0Implementation-defined ASIC control, value written to the register is output on asicctl[7:0].If external multiplexing of trigger signals is implemented then the number of multiplexed signals on each trigger must be reflected within the Device ID Register. This is done within a Verilog define EXTMUXNUM.