BRIDGE_CORE_CFG_RAM_DISABLE0 (AXIPCIE_MAIN) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

BRIDGE_CORE_CFG_RAM_DISABLE0 (AXIPCIE_MAIN) Register Description

Register NameBRIDGE_CORE_CFG_RAM_DISABLE0
Offset Address0x0000000014
Absolute Address 0x00FD0E0014 (AXIPCIE_MAIN)
Width32
TypemixedMixed types. See bit-field details.
Reset Value0x00000000
DescriptionECC RAM 1-bit Error Correction Enable/Disable (designs with ECC support only)

BRIDGE_CORE_CFG_RAM_DISABLE0 (AXIPCIE_MAIN) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Reserved31:15roRead-only0x0
cfg_ram_dma_sgl_dst_dis_cor14rwNormal read/write0x0DMA Channel Destination SGL Buffer (DMA Only)
cfg_ram_dma_sgl_src_dis_cor13rwNormal read/write0x0DMA Channel Source SGL Buffer (DMA Only)
cfg_ram_dma_ch_reg_dis_cor12rwNormal read/write0x0DMA Channel Registers (DMA Only)
cfg_ram_dma_msix_tab_dis_cor11rwNormal read/write0x0MSI-X Table
Reserved10:9roRead-only0x0
cfg_ram_dma_axi_s_w_dis_cor 8rwNormal read/write0x0AXI Slave Write Data Buffer
Reserved 7roRead-only0x0
cfg_ram_dma_axi_m_r_dis_cor 6rwNormal read/write0x0AXI Master Read Reorder Queue
cfg_ram_dma_pcie_s_cd_dis_cor 5rwNormal read/write0x0PCIe Slave Read Completion Data Buffer
cfg_ram_dma_pcie_s_ra_dis_cor 4rwNormal read/write0x0PCIe Slave Read Address Buffer
cfg_ram_dma_pcie_s_w_dis_cor 3rwNormal read/write0x0PCIe Slave Write Data Buffer
cfg_ram_dma_pcie_s_wa_dis_cor 2rwNormal read/write0x0PCIe Slave Write Address Buffer
cfg_ram_dma_pcie_tx_w_dis_cor 1rwNormal read/write0x0PCIe Master TLP Buffer
cfg_ram_dma_pcie_m_r_dis_cor 0rwNormal read/write0x0PCIe Master Read Reorder Queue