CSUDMA_DST_I_DIS (CSUDMA) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

CSUDMA_DST_I_DIS (CSUDMA) Register Description

Register NameCSUDMA_DST_I_DIS
Offset Address0x000000081C
Absolute Address 0x00FFC8081C (CSUDMA)
Width32
TypemixedMixed types. See bit-field details.
Reset Value0x00000000
DescriptionDST DMA Interrupt Disable

Allows disabling of interrupt bits without the need for a RMW operation. Write 1 : Disable this interrupt field field (The mask bit will be set - 1) Write 0 : No effect Reads to this register will return 0

CSUDMA_DST_I_DIS (CSUDMA) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Reserved31:8razRead as zero0x0RESERVED. Return 0 when read. Writes ignored.
FIFO_OVERFLOW 7wtcReadable, write a 1 to clear0x0See DST DMA Interrupt Sticky Register for field description
INVALID_APB 6wtcReadable, write a 1 to clear0x0See DST DMA Interrupt Sticky Register for field description
THRESH_HIT 5wtcReadable, write a 1 to clear0x0See DST DMA Interrupt Sticky Register for field description
TIMEOUT_MEM 4wtcReadable, write a 1 to clear0x0See DST DMA Interrupt Sticky Register for field description
TIMEOUT_STRM 3wtcReadable, write a 1 to clear0x0See DST DMA Interrupt Sticky Register for field description
AXI_BRESP_ERR 2wtcReadable, write a 1 to clear0x0See DST DMA Interrupt Sticky Register for field description
DONE 1wtcReadable, write a 1 to clear0x0See DST DMA Interrupt Sticky Register for field description
Reserved 0razRead as zero0x0RESERVED. Return 0 when read. Writes ignored.