DP_STC_REF_CTRL (CRF_APB) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

DP_STC_REF_CTRL (CRF_APB) Register Description

Register NameDP_STC_REF_CTRL
Offset Address0x000000007C
Absolute Address 0x00FD1A007C (CRF_APB)
Width32
TyperwNormal read/write
Reset Value0x01203200
DescriptionDisplayPort System Time Clock Generator Control.

DP_STC_REF_CTRL (CRF_APB) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
CLKACT24rwNormal read/write0x1Clock active control.
0: disable. Clock stop.
1: enable.
DIVISOR121:16rwNormal read/write0x206-bit divider.
DIVISOR013:8rwNormal read/write0x326-bit divider.
SRCSEL 2:0rwNormal read/write0x0Clock generator input source.
000: VPLL
010: DPLL
011: RPLL_TO_FPD