DX1BDLR1 (DDR_PHY) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

DX1BDLR1 (DDR_PHY) Register Description

Register NameDX1BDLR1
Offset Address0x0000000844
Absolute Address 0x00FD080844 (DDR_PHY)
Width32
TypemixedMixed types. See bit-field details.
Reset Value0x00000000
DescriptionDATX8 n Bit Delay Line Register 1

DX1BDLR1 (DDR_PHY) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Reserved31:30roRead-only0x0Return zeroes on reads.
DQ7WBD29:24rwNormal read/write0x0DQ7 Write Bit Delay: Delay select for the BDL on DQ7 write path.
Reserved23:22roRead-only0x0Return zeroes on reads.
DQ6WBD21:16rwNormal read/write0x0DQ6 Write Bit Delay: Delay select for the BDL on DQ6 write path.
Reserved15:14roRead-only0x0Return zeroes on reads.
DQ5WBD13:8rwNormal read/write0x0DQ5 Write Bit Delay: Delay select for the BDL on DQ5 write path.
Reserved 7:6roRead-only0x0Return zeroes on reads.
DQ4WBD 5:0rwNormal read/write0x0DQ4 Write Bit Delay: Delay select for the BDL on DQ4 write path.