EXTINSELR (A53_ETM_3) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

EXTINSELR (A53_ETM_3) Register Description

Register NameEXTINSELR
Offset Address0x0000000120
Absolute Address 0x00FEF40120 (CORESIGHT_A53_ETM_3)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionExternal Input Select Register

EXTINSELR (A53_ETM_3) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
SEL328:24rwNormal read/write0x0Selects an event from the external input bus for External Input Resource 3.
SEL220:16rwNormal read/write0x0Selects an event from the external input bus for External Input Resource 2.
SEL112:8rwNormal read/write0x0Selects an event from the external input bus for External Input Resource 1.
SEL0 4:0rwNormal read/write0x0Selects an event from the external input bus for External Input Resource 0.