I_MSII_BASE_HI (AXIPCIE_MAIN) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

I_MSII_BASE_HI (AXIPCIE_MAIN) Register Description

Register NameI_MSII_BASE_HI
Offset Address0x0000000314
Absolute Address 0x00FD0E0314 (AXIPCIE_MAIN)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionIngress PCI Express Received MSI Interrupt Translation - Source Address High

I_MSII_BASE_HI (AXIPCIE_MAIN) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
i_msii_base_hi31:0rwNormal read/write0x0This field is recommended to be set to 0x0