R03_START (XMPU_DDR) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

R03_START (XMPU_DDR) Register Description

Register NameR03_START
Offset Address0x0000000130
Absolute Address 0x00FD000130 (DDR_XMPU0_CFG)
0x00FD010130 (DDR_XMPU1_CFG)
0x00FD020130 (DDR_XMPU2_CFG)
0x00FD030130 (DDR_XMPU3_CFG)
0x00FD040130 (DDR_XMPU4_CFG)
0x00FD050130 (DDR_XMPU5_CFG)
Width32
TypemixedMixed types. See bit-field details.
Reset Value0x00000000
DescriptionRegion 3 Start Address.

Refer to R00_START for more information.

R03_START (XMPU_DDR) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Reserved31:28roRead-only0x0reserved
ADDR27:0rwNormal read/write0x0Bits [27:8] correspond to address bits [39:20].
Bits [7:0] are reserved.