R15_START (XMPU_DDR) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

R15_START (XMPU_DDR) Register Description

Register NameR15_START
Offset Address0x00000001F0
Absolute Address 0x00FD0001F0 (DDR_XMPU0_CFG)
0x00FD0101F0 (DDR_XMPU1_CFG)
0x00FD0201F0 (DDR_XMPU2_CFG)
0x00FD0301F0 (DDR_XMPU3_CFG)
0x00FD0401F0 (DDR_XMPU4_CFG)
0x00FD0501F0 (DDR_XMPU5_CFG)
Width32
TypemixedMixed types. See bit-field details.
Reset Value0x00000000
DescriptionRegion 15 Start Address.

Refer to R00_START for more information.

R15_START (XMPU_DDR) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Reserved31:28roRead-only0x0reserved
ADDR27:0rwNormal read/write0x0Bits [27:8] correspond to address bits [39:20].
Bits [7:0] are reserved.