TOPSW_LSBUS_CTRL (CRF_APB) Register Description
Register Name | TOPSW_LSBUS_CTRL |
---|---|
Offset Address | 0x00000000C4 |
Absolute Address | 0x00FD1A00C4 (CRF_APB) |
Width | 32 |
Type | rwNormal read/write |
Reset Value | 0x01000800 |
Description | APB Clock Generator Config (TOP_LSBUS_CLK) |
TOPSW_LSBUS_CTRL (CRF_APB) Register Bit-Field Summary
Field Name | Bits | Type | Reset Value | Description |
---|---|---|---|---|
Reserved | 31:25 | rwNormal read/write | 0x0 | reserved |
CLKACT | 24 | rwNormal read/write | 0x1 | Clock active control. 0: disable. Clock stop. 1: enable. |
Reserved | 23:14 | rwNormal read/write | 0x0 | reserved |
DIVISOR0 | 13:8 | rwNormal read/write | 0x8 | 6-bit divider. |
Reserved | 7:3 | rwNormal read/write | 0x0 | reserved |
SRCSEL | 2:0 | rwNormal read/write | 0x0 | Clock generator input source. 000: APLL 010: IOPLL_TO_FPD 011: DPLL |