intfpdsmmutbu3_intfpdmain_ar_r (FPD_GPV) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

intfpdsmmutbu3_intfpdmain_ar_r (FPD_GPV) Register Description

Register Nameintfpdsmmutbu3_intfpdmain_ar_r
Offset Address0x000004312C
Absolute Address 0x00FD74312C (FPD_GPV)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionAR channel average rate

intfpdsmmutbu3_intfpdmain_ar_r (FPD_GPV) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
ar_r31:20rwNormal read/write0x0channel average rate. 12-bit fraction of the number of transfers per cycle. A value of 0x800 (decimal 0.5) sets a rate of one transaction every 2 cycles. A value of 0x400 sets a rate of one transaction every 4 cycles, etc.