tsu_peer_rx_sec (GEM) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

tsu_peer_rx_sec (GEM) Register Description

Register Nametsu_peer_rx_sec
Offset Address0x00000001F8
Absolute Address 0x00FF0B01F8 (GEM0)
0x00FF0C01F8 (GEM1)
0x00FF0D01F8 (GEM2)
0x00FF0E01F8 (GEM3)
Width32
TyperoRead-only
Reset Value0x00000000
DescriptionPTP Peer Event Frame Received Seconds Register 31:0

tsu_peer_rx_sec (GEM) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
timer31:0roRead-only0x0PTP Peer Event Frame Received Seconds. The register is updated with the value that the 1588 timer seconds register held when the SFD of a PTP receive peer event crosses the MII interface. The actual update occurs when the GEM recognizes the frame as a PTP pdelay_req or pdelay_resp frame. An interrupt is issued when the register is updated.