upper_rx_q_base_addr (GEM) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

upper_rx_q_base_addr (GEM) Register Description

Register Nameupper_rx_q_base_addr
Offset Address0x00000004D4
Absolute Address 0x00FF0B04D4 (GEM0)
0x00FF0C04D4 (GEM1)
0x00FF0D04D4 (GEM2)
0x00FF0E04D4 (GEM3)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionUpper 32 bits of receive buffer descriptor queue base address.

upper_rx_q_base_addr (GEM) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
upper_rx_q_base_addr31:0rwNormal read/write0x0Upper 32 bits of receive buffer descriptor queue base address. Used when 64 bit addressing is enabled.