Required Information for Pin Assignment - 2023.2 English

Versal Adaptive SoC Hardware, IP, and Platform Development Methodology Guide (UG1387)

Document ID
UG1387
Release Date
2023-11-15
Version
2023.2 English

For the tools to work effectively, you must provide as much information about the I/O characteristics and topologies as possible. You must specify the electrical characteristics, including the I/O standard, drive, slew, and direction of the I/O.

You must also take into account all other relevant information, including connectivity, clock topology, and timing constraints. Clocking choices in particular can have a significant influence on pinout selection and vice versa.

For IP that have I/O requirements, such as transceivers, PCIe® cores, memory interfaces, and high-speed I/O interfaces, you must configure the IP prior to completing I/O pin assignment. For more information on specifying the electrical characteristics for an I/O, see this link in the Vivado Design Suite User Guide: I/O and Clock Planning (UG899).

Important: Not all I/O can reach the PL region in Versal devices, such as some I/O in the corner banks. For more information, see the Versal Adaptive SoC Clocking Resources Architecture Manual (AM003), Versal Adaptive SoC SelectIO Resources Architecture Manual (AM010), and Versal Adaptive SoC Packaging and Pinouts Architecture Manual (AM013).