You can use the output pin of certain hardware primitives as the primary clock root, such as the output pin shown in the following figure, which does not have a timing arc from an input pin of the same primitive.
The following figure shows an example in which the clock
clk1 is defined in the
transitive fanout of the clock
clk0. The clock
clk0 starting at the output of BUFG1, where it is defined.
Therefore, the timing analysis between REGA and REGB is not accurate because of the
invalid skew computation between