Reference Design

Host Programming of QSPI Flash Host Programming of QSPI Flash (XAPP1372)

Document ID
XAPP1372
Release Date
2022-10-04
Revision
1.1 English

Download the reference design files for this application note from the Xilinx website.

Reference Design Matrix

The following checklist indicates the procedures used for the provided reference design.

Table 1. Reference Design Matrix
Parameter Description
General
Developer name Xilinx
Target devices Versal device XCVC1902
Source code provided? Y
Source code format (if provided) Vivado tools Tcl script for hardware block design/C++ for host application
Design uses code or IP from existing reference design, application note, 3rd party or Vivado software? If yes, list. N
Simulation
Functional simulation performed N
Timing simulation performed? N
Test bench provided for functional and timing simulation? N
Test bench format N/A
Simulator software and version N/A
SPICE/IBIS simulations N
Implementation
Synthesis software tools/versions used Vivado synthesis
Implementation software tool(s) and version Vivado implementation
Static timing analysis performed? N
Hardware Verification
Hardware verified? Y
Platform used for verification VCK190 evaluation board