Device Pin-to-Pin Input Parameter Guidelines

Versal Premium Series Data Sheet: DC and AC Switching Characteristics (DS959)

Document ID
DS959
Release Date
2024-02-29
Revision
1.5 English

The pin-to-pin numbers in the following tables are based on the clock root placement in the center of the device. The actual pin-to-pin values will vary if the root placement selected is different. Consult the Vivado Design Suite timing report for the actual pin-to-pin values.

Table 1. Global Clock Input Setup and Hold With MMCM (Internal Mode)
Symbol Description Device Performance as a Function of Speed Grade and Operating Voltage (VCCINT) Units
0.88V (H) 0.80V (M) 0.70V (L)
-3 -2 -2 -1 -1MM -2LLI -2LSE

-2LLE

-1
Input Setup and Hold Time Relative to Global Clock Input Signal using SSTL15 Standard. 1, 2, 3
TSUMMCM_VP1002 Global clock input and input flip-flop (or latch) with MMCM Setup XCVP1002 N/A –0.87 –0.87 –0.87 N/A –0.88 –0.88 –0.88 ns
THMMCM_VP1002 Hold N/A 3.75 4.11 4.22 N/A 4.11 4.11 4.25 ns
TSUMMCM_VP1052 Setup XCVP1052 N/A –0.87 –0.87 –0.87 N/A –0.88 –0.88 –0.88 ns
THMMCM_VP1052 Hold N/A 3.75 4.11 4.22 N/A 4.11 4.11 4.25 ns
TSUMMCM_VP1102 Setup XCVP1102 –0.94 N/A –0.94 –0.94 N/A N/A –0.97 –0.97 ns
THMMCM_VP1102 Hold 4.04 N/A 4.40 4.57 N/A N/A 4.47 4.65 ns
TSUMMCM_VP1202 Setup XCVP1202 –1.01 N/A –1.02 –1.02 N/A N/A –1.02 –1.07 ns
THMMCM_VP1202 Hold 4.27 N/A 4.71 4.93 N/A N/A 4.71 4.94 ns
TSUMMCM_XQ_VP1202 Setup XQVP1202 N/A N/A –1.02 –1.02 –1.00 N/A N/A –1.07 ns
THMMCM_XQ_VP1202 Hold N/A N/A 4.71 4.93 4.99 N/A N/A 4.94 ns
TSUMMCM_VP1402 Setup XCVP1402 –0.98 N/A –1.03 –1.03 N/A N/A –1.00 –1.00 ns
THMMCM_VP1402 Hold 4.54 N/A 4.93 5.12 N/A N/A 5.00 5.20 ns
TSUMMCM_XQ_VP1402 Setup XQVP1402 N/A N/A –1.03 –1.03 –0.99 N/A N/A –1.00 ns
THMMCM_XQ_VP1402 Hold N/A N/A 4.93 5.12 5.19 N/A N/A 5.20 ns
TSUMMCM_VP1502 Setup XCVP1502 –1.01 N/A –1.02 –1.02 N/A N/A –1.02 –1.07 ns
THMMCM_VP1502 Hold 4.27 N/A 4.71 4.93 N/A N/A 4.71 4.94 ns
TSUMMCM_XQ_VP1502 Setup XQVP1502 N/A N/A –1.02 –1.02 N/A N/A N/A –1.07 ns
THMMCM_XQ_VP1502 Hold N/A N/A 4.71 4.93 N/A N/A N/A 4.94 ns
TSUMMCM_VP1552 Setup XCVP1552 –1.01 N/A –1.02 –1.02 N/A N/A –1.02 –1.07 ns
THMMCM_VP1552 Hold 4.27 N/A 4.71 4.93 N/A N/A 4.71 4.94 ns
TSUMMCM_VP1702 Setup XCVP1702 –1.01 N/A –1.02 –1.02 N/A N/A –1.02 –1.07 ns
THMMCM_VP1702 Hold 4.27 N/A 4.71 4.93 N/A N/A 4.71 4.94 ns
TSUMMCM_VP1802 Setup XCVP1802 –1.01 N/A –1.02 –1.02 N/A N/A –1.02 –1.07 ns
THMMCM_VP1802 Hold 4.27 N/A 4.71 4.93 N/A N/A 4.71 4.94 ns
TSUMMCM_VP1902 Global clock input and input flip-flop (or latch) with MMCM Setup XCVP1902   N/A             ns
THMMCM_VP1902 Hold   N/A             ns
TSUMMCM_VP2502 Setup XCVP2502 –1.01 N/A –1.02 –1.02 N/A N/A –1.02 –1.07 ns
THMMCM_VP2502 Hold 4.27 N/A 4.71 4.93 N/A N/A 4.71 4.94 ns
TSUMMCM_VP2802 Setup XCVP2802 –1.01 N/A –1.02 –1.02 N/A N/A –1.02 –1.07 ns
THMMCM_VP2802 Hold 4.27 N/A 4.71 4.93 N/A N/A 4.71 4.94 ns
  1. Setup and hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured relative to the global clock input signal using the slowest process, slowest temperature, and slowest voltage. Hold time is measured relative to the global clock input signal using the fastest process, fastest temperature, and fastest voltage.
  2. This table lists representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible I/O and CLB flip-flops are clocked by the global clock net.
  3. Use IBIS to determine any duty-cycle distortion incurred using various standards.