Input/Output Delay Switching Characteristics

Spartan-7 FPGAs Data Sheet: DC and AC Switching Characteristics (DS189)

Document ID
DS189
Release Date
2022-10-31
Revision
1.10 English
Table  25:   Input/Output Delay Switching Characteristics

Symbol

Description

VCCINT Operating Voltage and Speed Grade

Units

1.0V

0.95V

-2

-1

-1L

IDELAYCTRL

TDLYCCO_RDY

Reset to ready for IDELAYCTRL.

3.67

3.67

3.67

µs

FIDELAYCTRL_REF

Attribute REFCLK frequency = 200.00.(1)

200.00

200.00

200.00

MHz

Attribute REFCLK frequency = 300.00.(1)

300.00

300.00

300.00

MHz

Attribute REFCLK frequency = 400.00.(1)

400.00

N/A

N/A

MHz

IDELAYCTRL_REF_PRECISION

REFCLK precision

±10

±10

±10

MHz

TIDELAYCTRL_RPW

Minimum reset pulse width.

59.28

59.28

59.28

ns

IDELAY

TIDELAYRESOLUTION

IDELAY chain delay resolution.

1/(32 x 2 x FREF)

µs

TIDELAYPAT_JIT

Pattern dependent period jitter in delay chain for clock pattern.(2)

0

0

0

ps
per tap

Pattern dependent period jitter in delay chain for random data pattern (PRBS 23).(3)

±5

±5

±5

ps
per tap

Pattern dependent period jitter in delay chain for random data pattern (PRBS 23).(4)

±9

±9

±9

ps
per tap

TIDELAY_CLK_MAX

Maximum frequency of CLK input to IDELAY.

680.00

600.00

600.00

MHz

TIDCCK_CE / TIDCKC_CE

CE pin setup/hold with respect to C for IDELAY.

0.16/0.13

0.21/0.16

0.21/0.16

ns

TIDCCK_INC/ TIDCKC_INC

INC pin setup/hold with respect to C for IDELAY.

0.14/0.18

0.16/0.22

0.16/0.22

ns

TIDCCK_RST/ TIDCKC_RST

RST pin setup/hold with respect to C for IDELAY.

0.16/0.11

0.18/0.14

0.18/0.14

ns

TIDDO_IDATAIN

Propagation delay through IDELAY.

Note 5

Note 5

Note 5

ps

Notes:

1.Average tap delay at 200 MHz = 78 ps, at 300 MHz = 52 ps, and at 400 MHz = 39 ps.

2.When HIGH_PERFORMANCE mode is set to TRUE or FALSE.

3.When HIGH_PERFORMANCE mode is set to TRUE.

4.When HIGH_PERFORMANCE mode is set to FALSE.

5.Delay depends on IDELAY tap setting. See the timing report for actual values.

Table  26:   IO_FIFO Switching Characteristics

Symbol

Description

VCCINT Operating Voltage and Speed Grade

Units

1.0V

0.95V

-2

-1

-1L

IO_FIFO Clock to Out Delays

TOFFCKO_DO

RDCLK to Q outputs.

0.60

0.68

0.68

ns

TCKO_FLAGS

Clock to IO_FIFO flags.

0.61

0.77

0.77

ns

Setup/Hold

TCCK_D/TCKC_D

D inputs to WRCLK.

0.51/0.02

0.58/0.02

0.58/0.02

ns

TIFFCCK_WREN/ TIFFCKC_WREN

WREN to WRCLK.

0.47/–0.01

0.53/–0.01

0.53/–0.01

ns

TOFFCCK_RDEN/ TOFFCKC_RDEN

RDEN to RDCLK.

0.58/0.02

0.66/0.02

0.66/0.02

ns

Minimum Pulse Width

TPWH_IO_FIFO

RESET, RDCLK, WRCLK.

2.15

2.15

2.15

ns

TPWL_IO_FIFO

RESET, RDCLK, WRCLK.

2.15

2.15

2.15

ns

Maximum Frequency

FMAX

RDCLK and WRCLK.

200.00

200.00

200.00

MHz