Example Design - 4.1 English

AXI Central Direct Memory Access LogiCORE IP Product Guide (PG034)

Document ID
PG034
Release Date
2022-05-18
Version
4.1 English

This chapter contains information about the example design provided in the Vivado® Design Suite.

The top module instantiates all components of the core and example design that are needed to implement the design in hardware, as shown in the following figure. This includes clock generator (MMCME2), register configuration, data generator, and data checker modules.

Figure 5-1:      Block Diagram of Example Design

X-Ref Target - Figure 5-1

pg034_axi_cdma_exdes_block_diagram_x13595.jpg